

### Features

- Bidirectional EMI filtering
- Four individual TVS diodes
- ESD protection >25k volts
- Protects 8 lines (4+4)

### **Applications**

- Cell phones
- PDAs and notebooks
- Digital cameras
- MP3 players and GPS

SILICON

DIF

## 2FAK-C15R - Integrated Passive & Active Device using CSP

SOLDER

BUMPS

### **General Information**

The 2FAK-C15R device, manufactured using Thin Film on Silicon technology, provides ESD protection and EMI filtering for the data port of portable electronic devices such as cell phones, modems and PDAs. The device incorporates four low pass filter channels where each channel has a series 100 ohm resistor assuring a minimum of -30 dB attenuation from 800 MHz to 3 GHz. The device is suitable for EMI filtering of GSM, CDMA, W-CDMA, WLAN and Bluetooth frequencies. In addition, four individual TVS diodes are provided for ESD protection.

Each internal and external port of the six channels includes a TVS diode for ESD protection. The ESD protection provided by the component enables a data port to withstand a minimum  $\pm 8$  KV Contact /  $\pm 15$  KV Air Discharge per the ESD test method specified in IEC 61000-4-2. The device measures 1.33 mm x 2.96 mm and is available in a 15 bump CSP package intended to be mounted directly onto an FR4 printed circuit board. The CSP device meets typical thermal cycle and bend test specifications without the use of an underfill material.

### **Electrical & Thermal Characteristics**

| Electrical Characteristics                      |                  | 1       |         |         |      |
|-------------------------------------------------|------------------|---------|---------|---------|------|
| $(T_A = 25 \text{ °C unless otherwise noted})$  | Symbol           | Minimum | Nominal | Maximum | Unit |
|                                                 |                  |         |         |         |      |
| Per Line Specification                          |                  |         | 100     | 100     |      |
| Resistance                                      | R                | 80      | 100     | 120     | Ω    |
| Capacitance @ 2.5 V 1 MHz                       | C                | 24      | 30      | 36      | pF   |
| Rated Standoff Voltage                          | V <sub>WM</sub>  |         | 5.0     |         | V    |
| Breakdown Voltage @ 1 mA                        | V <sub>BR</sub>  | 6.0     |         |         | V    |
| Forward Voltage @ 10 mA                         | V <sub>F</sub>   |         | 0.8     |         | V    |
| Leakage Current @ 3.3 V                         | I <sub>R</sub>   |         | 0.1     | 0.5     | μΑ   |
| Filter Attenuation @ 800 - 3000 MHz             | S21              | -30     | -35     |         | dB   |
| ESD Protection: IEC 61000-4-2                   |                  |         |         |         |      |
| Contact Discharge                               |                  | ±8      |         |         | kV   |
| Air Discharge                                   |                  | ±15     |         |         | kV   |
| Thermal Characteristics                         |                  |         |         |         |      |
| (T <sub>A</sub> = 25 °C unless otherwise noted) |                  |         |         |         |      |
| Operating Temperature Range                     | TJ               | -40     | 25      | +85     | °C   |
| Storage Temperature Range                       | T <sub>STG</sub> | -55     | 25      | +150    | °C   |
| Power Dissipation Per Resistor                  | PD               |         |         | 100     | mW   |



**Reliable Electronic Solutions** 

 Asia-Pacific:
 TEL +886- (0)2 25624117 • FAX +886- (0)2 25624116

 Europe:
 TEL +41-41 768 5555 • FAX +41-41 768 5510

 North America:
 TEL +1-951 781-5492 • FAX +1-951 781-5700

 wave bourse com
 Com

www.bourns.com

## 2FAK-C15R - Integrated Passive & Active Device using CSP

## BOURNS®

### **Mechanical Characteristics**

This is a silicon-based device and is packaged using chip scale packaging technology. Solder bumps, formed on the silicon die, provide the interconnect medium from die to PCB. The bumps are arranged on the die in a regular grid formation. The grid pitch is 0.5 mm and the dimensions for the packaged device are shown below.



### **Reliability Data**

Reliability data is gathered on an ongoing basis for Bourns® Integrated Passive and Active Devices.

"Package level" testing of the integrity of the solder joint is carried out on an independent Daisy-Chain test device. A 25-Pin Daisy Chain component is available from Bourns for this purpose (part number 2TAD-C25R). This is a 5 x 5 array featuring 0.5 mm pitch solder bumps. The Distance to Neutral Point (DNP) on that component is similar to that of the 2FAK-C15R and is thus deemed suitable for Thermal Cycle testing.

"Silicon level" reliability performance is based on similarity to other integrated passive CSP devices from Bourns.

### **Frequency Response**



# 2FAK-C15R - Integrated Passive & Active Device using CSP

### **Block Diagram**

The CSP device block diagram below includes the pin names and basic electrical connections associated with each channel.



# BOURNS®

### PCB Design and SMT Processing

Please consult the "Bourns Design Guide Using CSP" for notes on PCB design and SMT Processing.

### How to Order

| 2 F                                                               | AK - C15R |
|-------------------------------------------------------------------|-----------|
| Thinfilm                                                          |           |
| Model                                                             |           |
| Chipscale                                                         |           |
| No. of Solder Bumps                                               |           |
| Packaging Option<br>R = Tape and Reel<br>Packaged 3000 pcs. / 7 " | reel      |

## 2FAK-C15R - Integrated Passive & Active Device using CSP

## BOURNS®

### **Device Pin Out**

The pin-out for the device is shown below with the bumps facing up.



| Pin Out | Function | Pin Out | Function |
|---------|----------|---------|----------|
| A1      | EXT1     | C1      | EXT8     |
| A2      | EXT2     | C2      | INT2     |
| A3      | EXT3     | C3      | INT3     |
| A4      | EXT4     | C4      | INT4     |
| A5      | EXT5     | C5      | INT5     |
| A6      | EXT6     | C6      | EXT7     |
| B1      | GND      |         |          |
| B2      | GND      |         |          |
| B3      | GND      |         |          |

### Packaging

The surface mount product is packaged in an 8 mm x 4 mm Tape and Reel format per EIA-481 standard.

